Development of a Low-Cost, Portable, 12-Lead ECG Machine for Health-Care Centres Across Rural India

Pourus Mehta* and Sudheer KM
Electronics Division, Bhabha Atomic Research Centre, MOD Lab, Trombay, Mumbai 400085, India

Abstract

India being a developing country, it concentrates its resources towards indigenizing various technologies making them economically feasible to the general population. Considering that roughly half of the country dwells in villages and small towns, even basic sanitation and primary health-care facilities are virtually non-existent in far-flung reaches of the Indian sub-continent. Coupling the problems of wide-spread poverty with increase in life-style related diseases warrants a greater budgetary allocation needed for providing primary health-care across the country. Among the various life threatening diseases cardio-vascular diseases form a sizable chunk. An attempt has been made towards indigenous development of a 12-channel ECG machine beginning from first principles. This paper presents a detailed technological overview on the development of an ECG machine with special emphasis on the design aspects of the analog front-end chip. Detailed computational simulations were employed in arriving at a viable electrical design of the front-end chip which could be fabricated cost-effectively. The front-end IC has been integrated with analog and digital modules to realize a one of a kind 12-channel ECG machine within the country.

Keywords: Application specific integrated circuit; Common mode rejection ratio; Power supply rejection ratio; Ceramic leadless chip carrier

Introduction

Historical perspective

Indians are genetically at higher risk of developing heart diseases owing to the smaller dimensions of their blood vessels. Being a developing country, India lacks even basic health-care infrastructure in its far flung rural villages. With the gradual progress in development meaning life-style related diseases like heart-disease, diabetes, renal diseases etc. have taken a toll on the population. On an average 30% of Indians suffer from various cardio-vascular diseases. Latest statistics reveal that roughly 27 % of India's population falls under the below poverty line category. With the slow pace of economic growth seen in recent years India has not been able to fund rural health-care and poverty alleviation schemes with generous budgets.

Objectives

Our research is directed towards bridging the cost divide in providing much needed basic health-care for our less-fortunate countrymen living in rural India. As a precursor to providing diagnostic indicators for heart diseases, an ECG machine forms an integral piece of equipment to be installed in village health-care centres across India.

Comparative statement

Commercially available ECG machines cost roughly Rs.50, 000 per piece which is too high a price to pay for one module considering an average Indian village has roughly more that 10,000 individuals. An indigenous initiative to develop ECG machines will go a long way in providing sustained supply of basic diagnostic health-care equipment for the country.

Concept and realization

A low cost, low power and portable ECG system has been conceptualized for application in rural health care centers across the country. Being a totally indigenous initiative meant that design and development of individual components be carried out in-house. As a part of this effort, a custom designed analog front-end ASIC (Application Specific Integrated Circuit) has been conceptualized and realized in standard 0.35 micron CMOS technology. The selection of CMOS technology was from cost sensitive considerations. Commercial Bio-potential front-end Chips are incapable of acquiring more than input 8 channels simultaneously, thereby seriously inhibiting the diagnostic process resulting in false positives. One of the striking features of our system is its ability to acquire ECG signals from all 12 input leads/channels simultaneously in real time. Some of the salient features of the designed ASIC were viz. wide band-width (50 mHz-50 Hz), low RMS noise (2 µV/channel), high differential electrode offset tolerance (~50 mV) and low power dissipation (29 mW).

Summary

This paper presents an overview on the design philosophy of the ECG system encompassing the realms of IC design, embedded systems and software development. The designed front-end IC has been integrated with a digital data acquisition module comprising of 16-bit micro-controller; ADC and LCD display to realize the first proto-type of the 12-channel ECG machine.

Medical certifications

Extensive clinical trials of the 12-channel ECG machine will be carried out for qualification of the general standard IEC 60601-1 - Medical equipment medical electrical equipment - Part 1 certification.

*Corresponding author: Pourus Mehta, Electronics Division, Bhabha Atomic Research Centre, MOD Lab, Trombay, Mumbai 400085, India, E-mail: pdmehta@barc.gov.in

Received June 03, 2013; Accepted June 14, 2013; Published June 18, 2013


Copyright: © 2013 Mehta P, et al. This is an open-access article distributed under the terms of the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original author and source are credited.
Development of Front-end ASIC

Overview of electrical design

The ECG front-end IC was designed to present a wide band-width coupled with extremely low cut-off frequency making it possible to measure the S-T segment of the ECG wave which was critical in diagnosing diseases like coronary ischemia. In-built noise suppression was achieved by optimization of number of filter stages, to give an RMS input-referred noise as low as 2 µV/channel. Problems of differential electrode offset were mitigated by implementation of a dc cancellation stage to an extent of achieving a differential offset tolerance as high as 50 mV. Analog signal processing was implemented for generation of augmented vector signals making this system highly versatile. The total power dissipation was merely 29 mW making it possible to power the entire system through a single Lithium-Ion battery and hence rendering it portable character.

The basic electrical block diagram of the front-end ASIC is illustrated in the figure 1. It consists of three limb lead channels (SC1-3) (SC stands for Single-Channel), six pre-cordial (Chest) channels (C1-6), one combinaitional channel block (augmented vectors: aVL, aVR and aVF), input-buffers, and five current bias blocks. The limb lead inputs (LA, RA and LL) are connected via input buffers to the three single-channels (SC1-3) in a fashion illustrated in figure 1, to realize limb lead (L1, L2 and L3) and augmented vector outputs. A typical limb lead channel consists of an instrumentation amplifier (IA) coupled to a gain stage, a fourth order filter stage, gain stage (Gain=25) and finally a buffer stage. The first level instrumentation amplifier stage was designed adopting the Current-feedback (CF) topology which eliminates not only the need for matched resistors for achieving high Common Mode Rejection Ratio (CMRR) but also the need for low output impedance amplifier stages. The fourth-order filter stage, gain and buffer stages resulted proved crucial in noise reduction and boosting the signal for driving back-end circuitry (Figure 1).

Chip-level layout design

The chip-level implementation of the electrical design was performed using specialized layout design tools. Design rules specific to the 0.35 micron technology available at the particular silicon foundry had to be strictly adhered to. Foundry specific layout libraries for individual elements (resistors, capacitors and transistors) were employed for incorporation in the layout. Common centroid technique was implemented in designing the layout for the differential pair transistors in the IA. In designing a multi-channel layout electrical cross-talk related issues assume criticality. To offset these issues, the layouts were designed with inter-channel isolation with uniformity of signal flow being maintained. The total silicon area of the IC was 15.75 mm² (4.5 mm ×3.5 mm) packaged in standard 68 pin CLCC (Ceramic Leadless Chip Carrier) package. An illustration of the complete ASIC layout showing all layers is viewed in figure 2.

Circuit simulations: Results and discussions

The objectives behind conducting circuit simulations were to achieve a pre-fabrication estimate of values of various circuit parameters which helped in optimization of best fit parameters. Schematic level (design stage) simulations were instrumental in optimization of the design of the individual blocks (IA, Gain, etc.). Foundry specific models libraries for individual circuit elements (MOSFETs, resistors, capacitors etc) were employed for performing the simulations. Simulations were performed to optimize the power dissipation parameter crucial in ensuring longevity of battery life. The total power dissipation derived from simulation for the entire chip was merely 2 mW/channel, which was low enough to ensure smooth device operation for an extended period. Noise figure being another critical parameter when considering circuits designed for low power applications. The analytically derived noise voltage value was 1.85 µV/channel. Additionally, ac analysis simulations was carried out to derive values of gain at mid-band frequencies as well as the cut-off frequencies for both limb and precordial leads (PCL). Mid-band gain values for Limb and PCL leads were 488.32 and 243.99 respectively. The frequency band-width worked out to be 150 Hz (50 mHz-150 Hz). CMRR of the complete ASIC was 129

Electrical characterization: Results and discussions

Electrical characterization was conducted for accurate estimation of values for various dc performance parameters viz. gain, power dissipation, noise, etc. being a custom designed chip its characterization warranted the design and fabrication of a special purpose PCB. Ac parametric test of the chip performed using a square wave input. Cut-off frequency was estimated by measuring the skew and tilt in the output waveform of the chip for a square wave input. A 10% tilt in the output square waveform results in a lower cut-off frequency of 50 mHz. The average noise figure derived from characterization was 2 µV/channel (Table 1). Transient response of the chip to an input signal was extracted by giving input stimulus from an ECG signal simulator (Fluke PS420) and the corresponding waveforms were observed over an Oscilloscope (Figure 4).

A comparative statement on the values of the various dc and dynamic performance parameters derived from simulation versus those derived from characterization as well as the deviation between these two sets of values is tabulated in table 1. Deviation in values derived from characterization with those extracted from simulations was within 10%, except for the parameters of power dissipation, CMRR and PSRR. The power dissipation factor was higher for the practical case owing to the incorporation of passive components on the analog circuit board. The CMRR was lower owing to presence of noise from various sources like electromagnetic pick-up, power-supply noise etc. PSRR had to be low due to presence of ac ripple in the mains supply. This was minimized by supplying power from a battery pack. Moreover, electromagnetic pick-up induced common mode noise signal (50 Hz) could only be removed by applying complex averaging algorithms in the software layer of the system.

System Integration

After having achieved the desired analog specs for the fabricated ECG ASIC, the next level of development was to graduate to the overall integration of the complete ECG machine. To begin with, the patient is connected by dry electrodes to the input of the analog signal processing module consisting of the chip and related essential passive components. The extracted amplified analog signal then forms the input to the digitization module consisting of a MSP-430 microcontroller with an on-board TFT display (320 × 240 pixels). The digital module also has a built-in SD card interface feature making it a class above existing ECG machine in the market today [1-7].

The micro-controller firmware was developed in timer synchronized ADC conversion routine. Data is collected from all 12 leads simultaneously at any given time whereas the display is programmed to plot waveforms from only three input leads at any given time on account of its small form factor from constraints of portability. There is an on-board facility to switch to outputs from the next three input

<table>
<thead>
<tr>
<th>S. No.</th>
<th>Parameter</th>
<th>Characterization value</th>
<th>Analytical value</th>
<th>Deviation %</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Gain for Limb Lead channel</td>
<td>54 dB</td>
<td>53 dB</td>
<td>1.85</td>
</tr>
<tr>
<td>2</td>
<td>Gain for Pre-cordial channel</td>
<td>48 dB</td>
<td>47.47</td>
<td>1.1</td>
</tr>
<tr>
<td>3</td>
<td>Power Dissipation</td>
<td>29 mW</td>
<td>18.74 mW</td>
<td>35</td>
</tr>
<tr>
<td>4</td>
<td>Band-width</td>
<td>50 mHz – 150 Hz</td>
<td>50 mHz – 150 Hz</td>
<td>0</td>
</tr>
<tr>
<td>5</td>
<td>CMRR</td>
<td>115 dB</td>
<td>129 dB</td>
<td>10.85</td>
</tr>
<tr>
<td>6</td>
<td>PSRR</td>
<td>77 dB</td>
<td>88 dB(+)</td>
<td>12.5</td>
</tr>
<tr>
<td>7</td>
<td>Input referred Noise / channel</td>
<td>2 µV</td>
<td>1.85 µV</td>
<td>7.5</td>
</tr>
</tbody>
</table>

Table 1: Comparison of results from characterization and circuit simulations.
leads. A photograph of the developed ECG machine with the displayed output waveforms is illustrated in figure 5. There is an on-board battery charging circuit for charging the Li-ion battery to ensure undeterred power supply.

Conclusions

Development of the first prototype of a low-cost, low power and portable ECG machine has been accomplished with a great degree of success. Analog design topologies together with chip layout design in 0.35 microns CMOS technology have been implemented. The integration of the ASIC into a complete ECG system has been carried out. From a future perspective, the system will be interfaced with an on-board thermal printer for concurrent printed output of the waveforms. A dedicated wireless interface is planned using Bluetooth communication protocol. Dedicated software for spectral analysis of the ECG signals when developed will be helpful in efficient diagnosis of various cardio-vascular diseases.

Acknowledgments

The authors would like to especially thank Dr. G. D. Jindal for the overall mentorship and guidance in sorting out details of this project. They are grateful to Mr. Vineet Sinha and Mrs. Mandalik for their inputs. In addition, they would also like to thank Dr. Sinha and Mr. Shekhar Basu for their kind support. The authors are grateful to Mr. Ashok Kamble, and Mrs. G.V. Sawant for assisting in the project.

References

2. Notes on nursing, University of Nottingham.