Design of Gating Pulse Generation on FPGA using CORDIC Algorithm for Cascaded Multi- Level Inverter
|ArunKumar.M1, Gowdra Vinay Kumar 2, Dr. Sanjay Lakshminarayanan3
|Related article at Pubmed, Scholar Google|
In this paper, FPGA based gate triggering pulses for five-level Cascaded Multilevel Inverter is designed. CORDIC algorithm is implemented on FPGA which is used for calculating different sine values. These sine values are used for generating gate pulses of five-level cascaded multilevel inverter. MATLAB/SIMULINK software was used for simulation and verification of proposed method.Gating signals are generated using FPGA Spartan-2 processor. The processor is designed using Verilog HDL using a structured coding method, simulated using Model Sim simulator and implemented using Xilinx 7.3FPGA synthesis Tool. The gating pulses are analysed and verified ,and compared with the actual pulses obtained from MATLAB/SIMULINK.